Menu

Verification of AXI-Based Systems

Seminar


The AXI protocol (Advanced eXtensible Interface) forms the backbone of modern FPGA and SoC architecture, ensuring reliable communication between processors, memory, and peripheral components. However, AXI-related errors can be complex to detect and often result in timing issues, design instability, and extended development cycles. A structured verification approach including RTL simulation, timing simulation, and on-hardware validation is essential to ensure safe, efficient, and robust system operation.

Divided into three modules, this Seminar provides a structured and comprehensive understanding of AXI-based system verification — combining theoretical foundations with practical exercises on real hardware examples.

What you will learn:
• Gain a solid understanding of verification flows, from RTL simulation to hardware debugging.
• Use AXI verification tools effectively including verification IP, BFMs, and JTAG interfaces.
• Experience practical applications, demonstrated on real hardware.
• Achieve measurable results with fewer design errors, shorter development cycles, and more reliable designs.

Core Topics
• MicroBlaze™ RTL simulation
• AXI verification IP
• Zynq™ Bus Functional Model (Zynq™ BFM)
• AXI Bus Functional Model (AXI BFM)
• JTAG-to-AXI

Course language: English

Michael Schwarz at PLC2

Contact

Michael Schwarz

+49 7664 91313-15

michael.schwarz@plc2.de

Details

Applicable technologies

[]

Requirements

[]

Duration

3 standalone 1-day courses.
Each session must be booked separately.

Inclusive

Training material
Beverages during breaks
Lunch

Agenda

01

Munich
MicroBlaze™ RTL Simulation & AXI verification IP

MicroBlaze™ RTL Simulation:
Perform RTL-level simulation of the MicroBlaze™ softcore processor, build testbenches, and validate system functionality.

AXI Verification IP:
Leverage verification IP for automated, reproducible test cases to verify AXI interfaces.

Agenda:
01. Introduction to RTL simulation
02. Setting up a MicroBlaze™ test environment
03. Creating and analyzing testbenches
04. Fundamentals of AXI verification IP
05. Practical simulations and error analysis
06. Hardware demonstration

02

Stuttgart
Zynq™ Bus Functional Model (Zynq™ BFM) & AXI Bus Functional Model (AXI BFM)

Zynq™ Bus Functional Model (Zynq™ BFM):
Simulate complete Zynq™ systems with modeled Processing System (PS) and Programmable Logic (PL) interactions.

AXI Bus Functional Model (AXI BFM):
Generate AXI transactions for targeted testing of master and slave components.

Agenda:
01. Fundamentals and benefits of BFMs
02. Simulation of a Zynq™ SoC using BFM
03. Analysis of PS-PL communication
04. AXI BFM: testing transactions
05. Debug and error analysis
06. Practical examples on Zynq™ hardware

03

Freiburg
JTAG-to-AXI

JTAG-to-AXI:
Enable direct access to AXI interfaces via JTAG for debugging, monitoring, and testing on real FPGA hardware.

Agenda:
01. Introduction to JTAG-to-AXI
02. Setting up a test environment
03. Debugging AXI components
04. Accessing registers and memory areas
05. Integrating verification into the development workflow
06. Demonstration using an FPGA board

Dates

Verification of AXI-Based Systems

SE

Munich

Nov 11, 2025

Book now

Verification of AXI-Based Systems

SE

Stuttgart

Nov 12, 2025

Book now

Verification of AXI-Based Systems

SE

Freiburg

Nov 13, 2025

Book now

Booking

Company

Contact Person

Request / Offer

Billing Address

Billing Person

Participant(s)

Fee

Participant

 

€ 0

Course

Verification of AXI-Based Systems_SE

Total fee

€ 0

*Required field

Unternehmen

Ansprechpartner:in

Anfrage / Angebot

Rechnungsanschrift

Ansprechpartner:in

Teilnehmer:innnen

Kosten

Teilnehmer:in

 

€ 0

Kurs

Verification of AXI-Based Systems_SE

Gesamtbetrag

€ 0

*Pflichtfeld

This might also interest you...

CourseFormatCategoryLocationDurationDate

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

Dec 15, 2025

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

Feb 02, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

May 18, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

Jul 20, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

Oct 12, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL | Online

OL (Online Live)

Programming Languages

Online

5 days

Dec 07, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Dec 15, 2025

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Feb 02, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Munich

5 days

May 18, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Jul 20, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Stuttgart

5 days

Oct 12, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional VHDL

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Dec 07, 2026

Info

FPGA HDL VHDL Synthesis Language Verification Hardware FPGA Programmable Logic Simulation Implementierung Synthese Bitstream bit Vivado Vitis

Professional FPGA Circuit Design Technique | Online

OL (Online Live)

Development
Tools & Methodology

Online

5 days

Nov 03, 2025

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique | Online

OL (Online Live)

Development
Tools & Methodology

Online

5 days

Feb 23, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique | Online

OL (Online Live)

Development
Tools & Methodology

Online

5 days

Apr 13, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique | Online

OL (Online Live)

Development
Tools & Methodology

Online

5 days

Jul 06, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique | Online

OL (Online Live)

Development
Tools & Methodology

Online

5 days

Nov 02, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique

PW (Power Workshop)

Development
Tools & Methodology

Freiburg

5 days

Nov 03, 2025

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique

PW (Power Workshop)

Development
Tools & Methodology

Freiburg

5 days

Feb 23, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique

PW (Power Workshop)

Development
Tools & Methodology

Freiburg

5 days

Apr 13, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique

PW (Power Workshop)

Development
Tools & Methodology

Freiburg

5 days

Jul 06, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional FPGA Circuit Design Technique

PW (Power Workshop)

Development
Tools & Methodology

Freiburg

5 days

Nov 02, 2026

Info

FPGA Clock Domain Crossing Flip Flop Architecture LUT BRAM Ressources CDC XDC reset Takt clock FPGA Architektur Schaltungsentwurf Schaltung architecture clocking synchronizer circuits IO Ultrascale Ultrascale+

Professional VHDL Testbenches and Verification with OSVVM | Online

OL (Online Live)

Programming Languages

Online

5 days

Nov 17, 2025

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM | Online

OL (Online Live)

Programming Languages

Online

5 days

Feb 09, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM | Online

OL (Online Live)

Programming Languages

Online

5 days

Jun 22, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM | Online

OL (Online Live)

Programming Languages

Online

5 days

Sep 07, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM | Online

OL (Online Live)

Programming Languages

Online

5 days

Nov 09, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Nov 17, 2025

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Feb 09, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Jun 22, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM

PW (Power Workshop)

Programming Languages

Freiburg

5 days

Sep 07, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Professional VHDL Testbenches and Verification with OSVVM

PW (Power Workshop)

Programming Languages

Stuttgart

5 days

Nov 09, 2026

Info

FPGA HDL VHDL OSVVM Language Verification Hardware FPGA Programmable Logic Simulation Self-Checking Randomization Verification Component Verification Model Transaction Based Modus Bus Functional Model BFM AXI

Compact Timing Constraints and Analysis | Online

OL (Online Live)

Development
Tools & Methodology

Online

3 days

Nov 19, 2025

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis | Online

OL (Online Live)

Development
Tools & Methodology

Online

3 days

Feb 11, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis | Online

OL (Online Live)

Development
Tools & Methodology

Online

3 days

Jun 24, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis | Online

OL (Online Live)

Development
Tools & Methodology

Online

3 days

Sep 23, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis | Online

OL (Online Live)

Development
Tools & Methodology

Online

3 days

Nov 18, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis

WO (Workshop)

Development
Tools & Methodology

Munich

3 days

Nov 19, 2025

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis

WO (Workshop)

Development
Tools & Methodology

Freiburg

3 days

Feb 11, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis

WO (Workshop)

Development
Tools & Methodology

Frankfurt / Main

3 days

Jun 24, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis

WO (Workshop)

Development
Tools & Methodology

Stuttgart

3 days

Sep 23, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

Compact Timing Constraints and Analysis

WO (Workshop)

Development
Tools & Methodology

Munich

3 days

Nov 18, 2026

Info

Vivado Timing Constraints Tool STA TCL XDC static timing analysis timing closure timing summary clock interaction

showing: 1 to 2 (2)

How can we help?

Contact

FAQ

01. In which countries is PLC2 an AMD ATP?

PLC2 is an ATP in Cyprus, Czech Republic, Germany, Greece, Hungary, Poland, Slovakia, Slovenia, Switzerland, and Turkey.

02. What does AMD ATP stand for?

AMD Authorized Training Providers (ATPs) are expert instructors specializing in all aspects of FPGA and embedded design from software to systems and beyond. Courses offered leverage training materials specifically developed by AMD engineers and enhanced further via the specialized knowledge and expertise of AMD ATP instructors.

03. Can you help me with reserving the room?

If you need a room for a face-to-face course, please contact us. We will support you in choosing suitable accommodation.

04. What times in the day do courses start and end?

Our face-to-face and online courses start daily at 9 a.m. (CET/CEST) and end at 5 p.m., with two coffee breaks and an extended lunch break. The total course time per day is 6 hours.

05. Are course materials provided?

All participants of paid courses will receive English training materials in electronic or paper form.

06. Will I receive a course certificate?

Each participant of a paid PLC2 course will receive a signed certificate of attendance at the end of the course.

07. Can I pay with Training Credits (TCs)?

Of course, you can also pay for your training using your available TCs (Training Credits). We will then invoice AMD directly. If you do not have sufficient credit for the booked training, the difference can be paid for with an additional payment. The additional charge will be invoiced directly to you.

08. What are the options for payment?

You can pay us via bank transfer or with TCs (Training Credits). Unfortunately, payment via debit, credit card, or PayPal is not possible.

09. What is the deadline for payment?

Payment is due 14 days after the invoice date, without deduction. Please transfer the amount within that time.

10. What are the options for cancelling?

You can cancel free of charge up to 14 days before the course starts. If you have to cancel at short notice due to illness or other reasons, you have the option of adding a substitute participant or of making up the course at a later date (within 6 months).

11. When will I receive a firm commitment as to whether the course will take place?

You will receive binding confirmation 7 days before the course begins as to whether it will go ahead.

12. How many participants are required for a course to be given/what is the minimum number of participants?

We generally offer courses for 5 or more people. That means that if you would like to book a course at your premises, you need 5 people to register or need to pay the amount for 5 participants, even if fewer people attend.

13. Can I book a course that is given in English?

If you need a course that is officially advertised as given in German to be given in English, please contact us. We will try to make that possible for you.

14. What language is the course in?

Our webinars and online courses are conducted in English. All our F2F training courses are generally conducted in German. Feel free to contact us if you need face-to-face training in English or online training in German.

Your registration could not be saved. Please try again.
Your registration was successful.
-->